Direct Digital Synthesis

for amateur radio applications and beyond...

# Table of contents

- Numerically Controlled Oscillator (NCO)
  - Basic implementation
  - Optimization for reduced ROM table sizes
  - Achievable performance with FPGA implementations
  - Applications
- Modulation
  - Frequency and Phase Modulation (FM, PM)
  - Amplitude Modulation (AM)
  - Double Sideband and Single Sideband Modulation (DSB, SSB)
  - Digital modulation techniques (keying, PSK, QPSK, QAM)

Principles

- Fixed frequency oscillator clocks an accumulator
- The output of the accumulator represents the current signal phase
- The signal phase is converted to the signal amplitude
  - Usually implemented as a ROM lookup-table
- The amplitude is converted to analog by a suitable D/A converter
- An analog filter selects the required alias frequency range
  - This is usually, but not necessarily, a low-pass filter



Applicable laws: Shannon's sampling theorem

- maximum signal bandwidth is half the clock frequency
  - This law is often misunderstood as "maximum signal frequency", but actually the anti-aliasing filter can select any frequency band (or "image") whose width is less than half the clock frequency:

$$F_{Signal} = \left[ 0 \dots \frac{1 * F_{Clk}}{2} \right] \text{ or } \left[ \frac{1 * F_{Clk}}{2} \dots \frac{2 * F_{Clk}}{2} \right] \text{ or } \left[ \frac{2 * F_{Clk}}{2} \dots \frac{3 * F_{Clk}}{2} \right] \text{ or } \dots$$

 Often only the first image is used and then the signal frequency is limited to the range between 0 and clk/2. Due to limited filter parameters, the practical bandwidth is limited to something like:

$$\boldsymbol{F}_{Signal} = [\boldsymbol{0} \dots \boldsymbol{0} \boldsymbol{.} \boldsymbol{4} * \boldsymbol{F}_{Clk}]$$

- Signal to Noise ratio (SNR) over DAC resolution
  - The SNR depends on the DAC resolution according to the following equation (where "ρ" is the number of bits):

$$\frac{SNR}{bit} = 20 \cdot \log(2) \cdot \rho = 6.02 \cdot \rho \quad [dB]$$

This equation applies for signals that use the full dynamic range and for which all values appear with the same probability. The SNR for a sine wave is about 1.76 dB higher.

- Signal to Noise ratio (SNR) over sampling rate
  - The noise power is evenly distributed over half the bandwidth. The noise is therefore further reduced, when the bandwidth is limited to ∆f by an additional filter:

$$\frac{SNR}{bit} = 6.02 \cdot \rho + 10 \cdot \log\left(\frac{f_{Clk}/2}{\Delta f}\right) \quad [dB]$$

This equation also shows that oversampling improves the signal to noise ratio by about 3 dB per factor of two.

- Output amplitude changes with |sin(x)/x|
  - The generated signal amplitude follows a |sin(x)/x| fuction as depicted below. Note that the master clock frequency in this example is 100 MHz.



# **Fixed Frequency Oscillator**

- Requirements:
  - Superior frequency precision and low drift
  - Low jitter
- Typically achievable frequency with today's FPGAs:
  - 25 ~ 150 MHz system frequency
  - 10 ~ 60 MHz signal output frequency in case of low-pass anti-aliasing filter

# Accumulator

- Requirements and constraints:
  - Add an increment to the current phase in one clock cycle
  - Bitsize  $\rho$  of accumulator determines the frequency resolution r

$$r = \frac{f_{Clk}}{2^{\rho}} \quad [Hz]$$

typical implementation ( $\rho$  is typically between 24 and 32 bits):



- ROM lookup table
  - The sines for a limited number of arguments are stored in ROM
  - The address lines are connected to the upper output signals from the phase accumulator. Its lower outputs are discarded
  - The ROM data output feeds the DAC



#### ROM lookup table

- Which ROM size is required for a given ADC resolution, so that the previously calculated SNR is not impaired?
  - The slope of the sine function, which is the dependency of the output signal from the input, is highest in the vicinity of  $x = n * \pi$
  - When x is small, then this relation applies:  $sin(x) \approx x$
  - The range of x is {0..2π} and the range of y is {-1..+1}. From this we conclude, that we need about π-times as many argument x-values than function y-values.
  - In the binary world, this translates to two more bits for the addresses than for the data.
  - → For an DAC resolution of 14 bits, we need 2<sup>16</sup> = 64K entries in ROM, so that any input value can generate any 14-bit output value without missing codes

- ROM lookup table (contd.)
  - To preserve amplitude and phase accuracy, the ROM must typically have a size of a 64~128 kWords and an access time that satisfies the master clock
  - The access time is achievable in an FPGA, but it can typically hold only 256 ~ 2048 entries. What can be done?
    - Using the symmetry of the sine function, the size can be reduced to  $\frac{1}{4}$
    - Implementing linear interpolation between ROM values, the size of the lookup table can be easily further reduced to 1/32 or more without noticable loss of precision (i.e. increase of noise.)

- ROM lookup table (contd.)
  - Using symmetry



Only the shaded part of the sine is stored in ROM. All other arguments are mapped into that range.

The table size is reduced to a quarter (ROM address is two bits smaller) and the results are reduced to half the original range (one bit less data).

- ROM lookup table (contd.)
  - Using interpolation



 Amplitude of current and next phase are calculated. Their difference is multiplied with a weighing factor taken from the lower (previously discarded) phase, the result is normalized and added to the current amplitude.

#### Cordic Algorithm

- **CO**ordinate Rotation **DI**gital Computer
- Algorithm to calculate complex rotating pointer iteratively
- Fairly simple to implement in hardware or software, but slower than lookup table
- Precision grows with number of iterations
- Cordic is often used in audio applications

# **Digital-to-Analogue Converter**

- DAC must have the following features:
  - Clock rate more than twice the signal bandwidth
  - Resolution as required by the application
  - Low noise and low total harmonic distortion
- Selected data of currently available devices

# Anti Aliasing Filter

- The anti aliasing filter is usually a passive LC or RC filter
- It limits the signal bandwidth in such a way, that the desired frequencies can pass with almost no attenuation, while the closesed alias is attenuated to below the SNR

